Please use this identifier to cite or link to this item: http://dx.doi.org/10.25673/36540
Full metadata record
DC FieldValueLanguage
dc.contributor.authorJoseph, Jan Moritz-
dc.contributor.authorBamberg, Lennart-
dc.contributor.authorErmel, Dominik-
dc.contributor.authorPerjikolaei, Behnam Razi-
dc.contributor.authorDrewes, Anna-
dc.contributor.authorGarcía Ortiz, Alberto-
dc.contributor.authorPionteck, Thilo-
dc.date.accessioned2021-05-06T09:44:13Z-
dc.date.available2021-05-06T09:44:13Z-
dc.date.issued2019-
dc.date.submitted2019-
dc.identifier.urihttps://opendata.uni-halle.de//handle/1981185920/36773-
dc.identifier.urihttp://dx.doi.org/10.25673/36540-
dc.description.abstractHeterogeneous 3D System-on-Chips (3D SoCs) are the most promising design paradigm to combine sensing and computing within a single chip. A special characteristic of communication networks in heterogeneous 3D SoCs is the varying latency and throughput in each layer. As shown in this work, this variance drastically degrades the network performance. We contribute a co-design of routing algorithms and router microarchitecture that allows to overcome these performance limitations. We analyze the challenges of heterogeneity: Technology-aware models are proposed for communication and thereby identify layers in which packets are transmitted slower. The communication models are precise for latency and throughput under zero load. The technology model has an area error and a timing error of less than 7.4% for various commercial technologies from 90 to 28nm. Second, we demonstrate how to overcome limitations of heterogeneity by proposing two novel routing algorithms called Z+(XY)Z− and ZXYZ that enhance latency by up to 6.5× compared to conventional dimension order routing. Furthermore, we propose a high vertical-throughput router microarchitecture that is adjusted to the routing algorithms and that fully overcomes the limitations of slower layers. We achieve an increased throughput of 2 to 4× compared to a conventional router. Thereby, the dynamic power of routers is reduced by up to 41.1% and we achieve improved flit latency of up to 2.26× at small total router area costs between 2.1% and 10.4% for realistic technologies and application scenarios.eng
dc.description.sponsorshipDFG-Publikationsfonds 2019-
dc.language.isoeng-
dc.relation.ispartofhttps://ieeexplore.ieee.org/servlet/opac?punumber=6287639-
dc.rights.urihttps://creativecommons.org/licenses/by/4.0/-
dc.subject3D integrated circuitseng
dc.subjectNetwork on chipeng
dc.subjectHeterogeneous integrationeng
dc.subjectMonolithic stackingeng
dc.subject.ddc621.3-
dc.titleNoCs in heterogeneous 3D SoCs : co-design of routing strategies and microarchitectureseng
dc.typeArticle-
dc.identifier.urnurn:nbn:de:gbv:ma9:1-1981185920-367736-
local.versionTypepublishedVersion-
local.bibliographicCitation.journaltitleIEEE access-
local.bibliographicCitation.volume7-
local.bibliographicCitation.issue2019-
local.bibliographicCitation.pagestart135145-
local.bibliographicCitation.pageend135163-
local.bibliographicCitation.publishernameIEEE-
local.bibliographicCitation.publisherplaceNew York, NY-
local.bibliographicCitation.doi10.1109/access.2019.2942129-
local.openaccesstrue-
dc.identifier.ppn1677957212-
local.bibliographicCitation.year2019-
cbs.sru.importDate2021-05-06T09:38:21Z-
local.bibliographicCitationEnthalten in IEEE access - New York, NY : IEEE, 2013-
local.accessrights.dnbfree-
Appears in Collections:Fakultät für Elektrotechnik und Informationstechnik (OA)

Files in This Item:
File Description SizeFormat 
Joseph et al._NoCs in_2019.pdfZweitveröffentlichung1.19 MBAdobe PDFThumbnail
View/Open