Please use this identifier to cite or link to this item:
http://dx.doi.org/10.25673/116503
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Jeon, Jae-Chun | - |
dc.contributor.author | Migliorini, Andrea | - |
dc.contributor.author | Fischer, Lukas | - |
dc.contributor.author | Yoon, Jiho | - |
dc.contributor.author | Parkin, Stuart S. P. | - |
dc.date.accessioned | 2024-07-03T08:20:03Z | - |
dc.date.available | 2024-07-03T08:20:03Z | - |
dc.date.issued | 2024 | - |
dc.identifier.uri | https://opendata.uni-halle.de//handle/1981185920/118458 | - |
dc.identifier.uri | http://dx.doi.org/10.25673/116503 | - |
dc.description.abstract | Nanoscopic magnetic domain walls (DWs), via their absence or presence, enable highly interesting binary data bits. The current-controlled, high-speed, synchronous motion of sequences of chiral DWs in magnetic nanoconduits induced by current pulses makes possible high-performance spintronic memory and logic devices. The closer the spacing between neighboring DWs in an individual conduit or nanowire, the higher the data density of the device, but at the same time, the more difficult it is to read the bits. Here, we show how the DW spacing can be dynamically varied to facilitate reading for otherwise closely packed bits. In the first method, the current density is increased in portions of the conduit that, thereby, locally speeds up the DWs, decompressing them and making them easier to read. In the second method, a localized bias current is used to compress and decompress the DW spacing. Both of these methods are demonstrated experimentally and validated by micromagnetic simulations. DW compression and decompression rates as high as 88% are shown. These methods can increase the density with which DWs can be packed in future DW-based spintronic devices by more than an order of magnitude. | eng |
dc.language.iso | eng | - |
dc.rights.uri | https://creativecommons.org/licenses/by/4.0/ | - |
dc.subject.ddc | 530 | - |
dc.title | Dynamic manipulation of chiral domain wall spacing for advanced spintronic memory and logic devices | eng |
dc.type | Article | - |
local.versionType | publishedVersion | - |
local.bibliographicCitation.journaltitle | ACS nano | - |
local.bibliographicCitation.volume | 18 | - |
local.bibliographicCitation.issue | 22 | - |
local.bibliographicCitation.pagestart | 14507 | - |
local.bibliographicCitation.pageend | 14513 | - |
local.bibliographicCitation.publishername | Soc. | - |
local.bibliographicCitation.publisherplace | Washington, DC | - |
local.bibliographicCitation.doi | 10.1021/acsnano.4c02024 | - |
local.openaccess | true | - |
dc.identifier.ppn | 189356567X | - |
cbs.publication.displayform | 2024 | - |
local.bibliographicCitation.year | 2024 | - |
cbs.sru.importDate | 2024-07-03T08:19:38Z | - |
local.bibliographicCitation | Enthalten in ACS nano - Washington, DC : Soc., 2007 | - |
local.accessrights.dnb | free | - |
Appears in Collections: | Open Access Publikationen der MLU |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
jeon-et-al-2024-dynamic-manipulation-of-chiral-domain-wall-spacing-for-advanced-spintronic-memory-and-logic-devices.pdf | 6.29 MB | Adobe PDF | View/Open |